Tetsuya Iizuka, Kunihiro Asada,
"[Invited, Keynote] Time-Domain Approach for Analog Circuit Designs",
APSCIT 2019 International Conference for Leading and Young Computer Scientists (IC-LYCS),Mar.2019.
飯塚哲也,
電子情報通信学会 2018年度エレクトロニクスソサイエティ活動功労表彰, Mar. 2019.
飯塚哲也,
2018年東京大学工学部ベストティーチングアワード, Mar. 2019.
Ryuichi Enomoto, Tetsuya Iizuka, Takehisa Koga, Toru Nakura, Kunihiro Asada,
"A 16-bit 2.0-ps Resolution Two-Step TDC in 0.18-µm CMOS utilizing Pulse-Shrinking Fine Stage with Built-In Coarse Gain Calibration",
IEEE Transactions on Very Large Scale Integration Systems, vol. 27, no. 1, pp. 11 - 19,Jan.2019.
Naoki Ojima, Zule Xu, Tetsuya Iizuka,
"A 0.0053-mm2 6-bit Fully-Standard-Cell-Based Synthesizable SAR ADC in 65 nm CMOS",
IEEE International NEWCAS Conference,C1L-A-4,June.2019.
Parit Kanjanavirojkul, Nguyen Ngoc Mai-Khanh, Tetsuya Iizuka, Toru Nakura, Kunihiro Asada,
"Analysis and Design of Impulse Signal Generator based on Current-Mode Excitation and Transmission Line Resonator",
Springer Journal of Analog Integrated Circuits and Signal Processing,vol. 97, no. 3, pp. 457 - 470,Dec.2018.
Naoki Ojima, Toru Nakura, Tetsuya Iizuka, Kunihiro Asada,
"A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion",
Proceedings of 26th IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC),Oct.2018.
Tetsuya Iizuka, Kunihiro Asada,
"[Invited] Time-Domain Approach for Analog Circuits: Fine-Resolution TDC and Quick-Start CDR Circuits",
Proceedings of IEEE International Conference on Advanced Technologies for Communications (ATC),Oct.2018.